

## **Generic Timer Module (GTM)**

## 28.12 **Time Base Unit (TBU)**

## 28.12.1 Overview

The Time Base Unit TBU provides common time bases for the GTM. The TBU sub-module is organized in channels, where the number of channels is device dependent. There are up to four channels implemented inside the TBU. The time base register **TBU\_CHO\_BASE** of TBU channel 0 is 27 bits wide and it is configurable whether the lower 24 bit or the upper 24 bit are provided to the GTM as signal TBU\_TS0. The two TBU channels 1 and 2 have a time base register TBU\_CH[y]\_BASE (y: 1, 2) of 24 bit length. The time base register value TBU\_TS[y] is provided to subsequent sub-modules of the GTM.

The time base register of TBU channel 3 **TBU CH3 BASE** is 24 bit wide. It used as a modulo counter by TBU\_CH3\_BASE\_MARK to get a relative angle clock to TBU\_CH[y]\_BASE. The absolute angle clock value for the current TBU\_CH3\_BASE is captured in TBU\_CH3\_BASE\_CAPTURE.

TBU CH[y] BASE = TBU CH3 BASE CAPTURE + ... + TBU CH3 BASE\*TBU CH3 BASE MARK

DIRy: direction value for time base y (y:1...2)

0 up counter

1 down counter

Note: The right-hand sum is limited to 24 bit.

The TBU\_UP[y] (y: 1...2) signals are set to high for a single SYS\_CLK period, whenever the corresponding signal TBU TS[y] (y: 1...2) is getting updated. The signal TBU UPO L is set to high for a single SYS CLK period if the signal TBU\_TS0 and TBU\_TS0x is getting updated and TBU\_UPO\_H is set to high for a single SYS\_CLK period, whenever the upper 24 bit of TBU\_TS0 are updated.

The time base channels can run independently of each other and can be enabled and disabled synchronously by control bits in a global TBU channel enable register TBU\_CHEN. Figure 30 shows a block diagram of the Time Base Unit.



## **Generic Timer Module (GTM)**



Figure 30 TBU Block Diagram